CST Part IA: Digital Design, SV 2

Joe Yan 2016-10-17

#### Exercise 1



The idea is once a control input of a "higher level" multiplexor is chosen either 0 or 1 then it is actually looking up the corresponding input from a "lower level" multiplexor output. And this idea goes through the whole circuit until get the lowest level multiplexor and take the 1 or 0 from the input. In this way,the control input of the highest level multiplexor is controlling the most significant bit of the truth table and the lowest one is controlling the least significant bit.

And the picture shows how it is built.





<sup>\*</sup> n means not related with D.

Because for specific A,B,C the result is either based on D or  $\bar{D}$  or unrelated to D and constrained to 1 or 0. So the D or  $\bar{D}$  can be an input instead of control input.

| $c_{in}$ | a | b | $c_{out}$ | s |
|----------|---|---|-----------|---|
| 0        | 0 | 0 | 0         | 0 |
| 0        | 0 | 1 | 0         | 1 |
| 0        | 1 | 0 | 0         | 1 |
| 0        | 1 | 1 | 1         | 0 |
| 1        | 0 | 0 | 0         | 1 |
| 1        | 0 | 1 | 1         | 0 |
| 1        | 1 | 0 | 1         | 0 |
| 1        | 1 | 1 | 1         | 1 |

$$sum = a \oplus b \oplus c$$

$$c_{out} = a.b + c_{in}(a \oplus b)$$

$$a \oplus b$$

$$= \bar{a}b + a\bar{b}$$

$$=b\overline{ab}+a\overline{ab}$$

$$= \overline{b\overline{ab}} + \overline{a\overline{ab}}(*)$$

$$=\overline{b\overline{a}\overline{b}}.\overline{a}\overline{\overline{a}\overline{b}}$$

 $c_{out}$  can also use the idea of (\*).

$$c_{out} = a.b + c_{in}(a \oplus b)$$

$$= \overline{\overline{a.b}} + \overline{\overline{c_{in}(a \oplus b)}}$$

$$= \overline{a.b}.\overline{c_{in}(a \oplus b)}$$

Because  $a \oplus b$  is defined before is no need to worry.



## Exercise 4

(a) 
$$\bar{B} + C$$

(b) 
$$ABC + \bar{A}\bar{B}C + \bar{A}\bar{B}\bar{C} + A\bar{B}C$$

(c) 
$$\bar{B} + C$$

(d)



 $*x_n$  means the nth number from most significant to least significant of binary number x. This idea comes from the basic product operation by human. And notice the one of the full adder close to bottom is impossible to have a  $c_{out}$  as one.

| $a_1$ | $a_2$ | $b_1$ | $b_2$ | $s_1$ | $s_2$ | borrow |
|-------|-------|-------|-------|-------|-------|--------|
| 0     | 0     | 0     | 0     | 0     | 0     | 0      |
| 0     | 0     | 0     | 1     | 0     | 1     | 0      |
| 0     | 0     | 1     | 0     | 1     | 0     | 0      |
| 0     | 0     | 1     | 1     | 1     | 1     | 0      |
| 0     | 1     | 0     | 0     | 1     | 1     | 1      |
| 0     | 1     | 0     | 1     | 0     | 0     | 0      |
| 0     | 1     | 1     | 0     | 0     | 1     | 0      |
| 0     | 1     | 1     | 1     | 1     | 0     | 0      |
| 1     | 0     | 0     | 0     | 1     | 0     | 1      |
| 1     | 0     | 0     | 1     | 1     | 1     | 1      |
| 1     | 0     | 1     | 0     | 0     | 0     | 0      |
| 1     | 0     | 1     | 1     | 0     | 1     | 0      |
| 1     | 1     | 0     | 0     | 0     | 1     | 1      |
| 1     | 1     | 0     | 1     | 1     | 0     | 1      |
| 1     | 1     | 1     | 0     | 1     | 1     | 1      |
| 1     | 1     | 1     | 1     | 0     | 0     | 0      |

m means the number of bits in each address.

n means the number of input for address looking-up. (So there are  $2^n$  different address) Number of bit stored:  $m\times 2^n$ 

The ROM is basically a n-input looking-up table for m-bit words. Each output of the decoder represents a minterm. And combining these minterm gives a SOP boolean formula hence to represent a looking-up table.

The implement for PAL is also by a SOP formula, the complement or uncomplement of each variable will join in AND gates to represent a minterm and then the output of these AND gates will be input to OR gates again to give an output as SOP formula. Also a PAL is written by physically break the connection between gates.



For: Mr Matthew Ireland



This will have a 1 static hazard. Propagation delay: 3T Contamination delay: 2T

FIX:

(i)

| f = AB + BC |    |    |    |    |  |
|-------------|----|----|----|----|--|
| C AB        | 00 | 01 | 11 | 10 |  |
| 0           | 1  | 0  | 0  | 0  |  |
| 1           | 1  | 1  | 1  | 0  |  |

To remove the 1 static hazard, 1 more term is need on the K-Map to connect the previous 1 terms. It is  $\bar{A}C$ .

Now,  $f = \bar{A}\bar{B} + BC + \bar{A}C$ 



This will have a 0 static hazard. Propagation delay: 3T

Contamination delay: 2T

g is a 2-multiplexor.

FIX:

$$\begin{split} f &= Y\bar{Z} + XZ \\ \bar{f} &= \bar{X}Z + \bar{Y}\bar{Z} \end{split}$$

$$\begin{array}{|c|c|c|c|c|} f = XZ + YZ \\ \hline C AB & 00 & 01 \\ \hline \end{array}$$

| C AB | 00 | 01 | 11 | 10 |
|------|----|----|----|----|
| 0    | 0  | 1  | 1  | 0  |
| 1    | 0  | 0  | 1  | 1  |

To remove the 0 static hazard, 1 more term is need on the K-Map to connect the previous 0 terms. It is  $\bar{X}\bar{Y}$ . Now  $\bar{f} = \bar{X}Z + \bar{Y}\bar{Z} + \bar{X}\bar{Y}$ 

and 
$$f = (X + \bar{Z})(Y + Z)(X + Y)$$

## Exercise 8

(a) The flip-flop will give a synchronous output but a latch will not if the input is asynchronous.

To make a flip-flop from a latch, a clock is needed to be as an active input (EN) to enable the state of the latch to change when EN is high or low.



I assume the bounce time will change between 0 and 1 very quickly and each time period keeping at 0 or 1 will be too short comparing with propagation delay and not enough to change the state of the latch. Only after the bouncing is finished then the state of latch will be able to change.



The state change minimum time:  $t > 2\tau$ 

When the R is switched back to 0 as far as  $\bar{Q}$  has already changed to one then Q will remain on changed 0 state otherwise Q will drop back to its previous state which is 1. So when  $2\tau > t$  is true, the state change will fail. On other words, the minimum t will be  $2\tau$ .

- (d) If the setup time is violated, the actual time change of Q might be slightly delayed to make the output asynchronous.

  if the hold time is violated, it will be risky that the change of states fails as (c) declared.
  - if the hold time is violated, it will be risky that the change of states fails as (c) declared. These situation may occur when the other part of the circuit are not obeying the same standard regularity.
- (e) If the setup time is eliminated and the propagation time is very short, then when the FF output changes this may lead to the next FF state also changes immediately instead of waiting until next clock cycle.

#### Exercise 9

Tristate buffer accepts inputs and a output enable signal to decide whether the tristate is electrically connected to a bus line. Because there may be numbers of circuit connected to one bus line so it is necessary to ensure only output is actually connected to the bus line to avoid messing the signal.

#### Exercise 10

The list is generated by c++.

The column from left to right means number of time cycle, BIN, DEC, OCT and HEX. Because there are 5 bits after at most  $2^5 - 1$  state changes, the state must be repeat as one previous appeared so pattern repeats again.

| 0  | 11111 | 31 | 37 | 1f |
|----|-------|----|----|----|
| 1  | 01111 | 15 | 17 | f  |
| 2  | 00111 | 7  | 7  | 7  |
| 3  | 00011 | 3  | 3  | 3  |
| 4  | 10001 | 17 | 21 | 11 |
| 5  | 11000 | 24 | 30 | 18 |
| 6  | 01100 | 12 | 14 | С  |
| 7  | 10110 | 22 | 26 | 16 |
| 8  | 11011 | 27 | 33 | 1b |
| 9  | 11101 | 29 | 35 | 1d |
| 10 | 01110 | 14 | 16 | е  |
| 11 | 10111 | 23 | 27 | 17 |
| 12 | 01011 | 11 | 13 | b  |
| 13 | 10101 | 21 | 25 | 15 |
| 14 | 01010 | 10 | 12 | a  |
| 15 | 00101 | 5  | 5  | 5  |
| 16 | 00010 | 2  | 2  | 2  |
| 17 | 00001 | 1  | 1  | 1  |
| 18 | 10000 | 16 | 20 | 10 |
| 19 | 01000 | 8  | 10 | 8  |
| 20 | 00100 | 4  | 4  | 4  |
| 21 | 10010 | 18 | 22 | 12 |
| 22 | 01001 | 9  | 11 | 9  |
| 23 | 10100 | 20 | 24 | 14 |
| 24 | 11010 | 26 | 32 | 1a |
| 25 | 01101 | 13 | 15 | d  |
| 26 | 00110 | 6  | 6  | 6  |
| 27 | 10011 | 19 | 23 | 13 |
| 28 | 11001 | 25 | 31 | 19 |
| 29 | 11100 | 28 | 34 | 1c |
| 30 | 11110 | 30 | 36 | 1e |
| 31 | 11111 | 31 | 37 | 1f |
|    |       |    |    |    |

If all five states are set 0 then it will always be all 0.

Finally, I can say all 31 combinations of the example is kind of a closed set under the operation of this circuit as well as 00000.

The idea is to ripple counter to convert the series of pulses to a binary number and then to a decimal number.

Define the output of the counter from most significant bit as a, b, c, d.

| $ab \ cd$ | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | 0  | 1  | 3  | 2  |
| 01        | 4  | 5  | 7  | 6  |
| 11        | X  | X  | X  | X  |
| 10        | 8  | 9  | X  | X  |



QUESTION: Is there actually a systematic way to find the minimum numbers of required gates required in a specific circuit such as this or Q3?

15. The idea is to use D-FF to generate next signal and store it for a clock period.

| ZYX |
|-----|
| 001 |
| 010 |
| 011 |
| 100 |
| 101 |
| 110 |
| 111 |
| 000 |
|     |

K-Map for Z.

|      | -  |    |    |    |
|------|----|----|----|----|
| C BA | 00 | 01 | 11 | 10 |
| 0    |    |    | 1  |    |
| 1    | 1  | 1  |    | 1  |

From table:

$$Z = AB\bar{C} + \bar{B}C + \bar{A}C = \overline{AB}C + AB\bar{C}$$

Also X,Y is:

$$X = \bar{A}$$

$$Y = A \oplus B$$



17. The idea is to use shift register to get new signal and then move them forward and check the output.



The idea is to use D-FF to store the previous signal and generate the next stage. Define the output to be A,B,C and the next output to be A'B'C'.

|         |         | current | next |          |
|---------|---------|---------|------|----------|
| cycle 1 |         | 000     | 011  | circle 1 |
| 000     | cycle 2 | 011     | 110  |          |
| 011     | 010     | 110     | 100  |          |
| 110     | 101     | 100     | 001  |          |
| 100     | 111     | 001     | 000  |          |
| 001     | 010     | 010     | 101  | circle 2 |
| 000     |         | 101     | 111  |          |
|         |         | 111     | 010  |          |

The K-Map for A':

|   | CAB | 00 | 01 | 11 | 10 |
|---|-----|----|----|----|----|
|   | 0   |    | 1  | 1  |    |
| ĺ | 1   |    | 1  |    | 1  |

The K-Map for B':

|   | CAB | 00 | 01 | 11 | 10 |
|---|-----|----|----|----|----|
| : | 0   | 1  |    |    |    |
|   | 1   |    | 1  | 1  | 1  |

The K-Map for C':

| CAB | 00 | 01 | 11 | 10 |
|-----|----|----|----|----|
| 0   | 1  | 1  |    | 1  |
| 1   |    |    |    | 1  |

$$A' = \bar{A}B + B\bar{C} + A\bar{B}C$$

$$B' = \bar{A}\bar{B}\bar{C} + BC + AC$$

$$C' = \bar{A}\bar{C} + A\bar{B}$$



# Exercise 16

1. A,B,C are the control inputs and significance from most to least.

 $I_n$  n = 1, 2, ... 7 are inputs.

Equation for true output:  $\bar{A}\bar{B}\bar{C}I_0 + \bar{A}\bar{B}CI_1 + \bar{A}B\bar{C}I_2 + \bar{A}BCI_3 + A\bar{B}\bar{C}I_4 + A\bar{B}CI_5 + AB\bar{C}I_6 + ABCI_7$ 



2. The control input of all left hand side 8 MUXes should be connect together such all control input have the same name should have the same input. And so the control signal should be A'B'C'ABC (significance from most to least). And all 64 inputs will build up the truth table for the 64-MUX.



4. Each output of the decoder is actually representing a minterm of the input. So we can

use multiple OR gates to connect some or all of the output to build up the SOP formula for output. Then it is using the input address to take out the data previously stored in the circuit.

## Exercise 17

- (a) 4
- (b) 16

|                    | X | Y | A | В | Χ' | Y' |
|--------------------|---|---|---|---|----|----|
| (C)                | 0 | 0 | 0 | 0 | Η  | Н  |
|                    | 0 | 0 | 0 | 1 | Η  | Т  |
|                    | 0 | 0 | 1 | 0 | Т  | Т  |
|                    | 0 | 0 | 1 | 1 | Η  | Н  |
|                    | 0 | 1 | 0 | 0 | Н  | Н  |
|                    | 0 | 1 | 0 | 1 | Т  | Т  |
|                    | 0 | 1 | 1 | 0 | Н  | Т  |
|                    | 0 | 1 | 1 | 1 | Н  | Н  |
|                    | 1 | 0 | 0 | 0 | Н  | Н  |
|                    | 1 | 0 | 0 | 1 | Н  | Т  |
|                    | 1 | 0 | 1 | 0 | Т  | Т  |
|                    | 1 | 0 | 1 | 1 | Н  | Н  |
|                    | 1 | 1 | 0 | 0 | Н  | Н  |
|                    | 1 | 1 | 0 | 1 | Т  | Т  |
|                    | 1 | 1 | 1 | 0 | Н  | Т  |
|                    | 1 | 1 | 1 | 1 | Н  | Н  |
| VIII HOLD E. ECCOL |   |   |   |   |    |    |

<sup>\*</sup> H is HOLD. T is TOGGLE.



(e) When the input A,B is the same, the state remains. when the input A,B is different, it either change the state of Y and remain X or change the states of both X and Y.